01/26/2022 13:36

# **DNA/DNR-CT-602-804**

### General Purpose Synchronous Serial I/O board

- DNA-CT-602 for use with "Cube" data acquisition & logging chassis
- DNR-CT-602 for use with RACKtangle<sup>™</sup> I/O chassis
- 4 independent channels, each can be configured as a General purpose synchronous serial port (Tx, Rx, Clk, Trig, Ack)
- Implements standard "Clock/Data/Sync" (aka Clock/Data/Strobe) protocols
- Fully differential inputs/outputs at RS-422/485 logic levels
- Programmable data word and frame synch length in serial mode



### **General Description**

The DNA-CT-602-804 and DNR-CT-602-804 are high performance multipurpose interfaces for UEI's "Cube" and RACKtangle I/O chassis respectively. The DNA/DNR versions are electrically identical and provide four independent channels, each with over voltage protection and opto-isolation. The 602-804 differs from the standard DNx-CT-602 as it provides a synchronous serial interface rather than counter/timers. Any of the 4 channels can be configured as independent communications ports.

Software is included, providing a comprehensive, yet easy-to-use API that supports all popular operating systems, including Windows, Linux, and most real-time operating systems—such as QNX, Intime, VXworks, and more. Additionally, the UEIDAQ Framework—an even higher level Windows driver—supplies complete support for those creating applications in many popular Windows programming languages, as well as data acquisition software packages such as LabVIEW and MATLAB/Simulink.

### **Synchronous Serial Mode**

UEI offers a broad range of serial I/O layers however none of them is providing support for the so-called "Clock/Data/Sync" (a.k.a. Clock/Data/ Strobe) legacy synchronous protocols. These special protocols as well as the standard GP synchronous serial protocol have been addressed by adding special mode of the operation to the CT-602-804 counter-timer board. This mode called Generic Synchronous Serial Protocol (or GSSP) and can be configured to support different variations of "Clock/Data/Sync" from multiple vendors. The following bullet items describe the various features of the DNx-CT-602-804 in its Synchronous Serial Mode.

- Four independent channels, GSSP mode can be enabled individually on each channel, while counter functionality of other CT-602 is unaffected. (In some modes, a channel is dedicated to generating the baud rate clock.)
- Electrical specifications: RS-485/422 complaint
- 300b/sec 16Mb/sec (maximum sustained rate for the layer is2MB/sec, 4MB/sec aggregate for all boards in a single DNA/DNR chassis)
- Data word length 3-32 bits

- Clock source: internal (with 0.1% or better accuracy) or external, 1 TX/RX bit per clock
- FIFO 1024x32 for TX and RX with watermark, Asynchronous event/interrupt generated upon FIFO full
- Special mode of the operation for the TX FIFO with dynamically variable word length
- Pin utilization
- Transmission:
  - » ClkIn input SyncClock from UUT . Transmission clock could be also derived internally from the PLL with post-divide on prescaler
  - » ClkOut data.
  - » Gate transmission can be triggered either by the software or by this line, edge or level is software selectable. Following modes supported:
    - transmit one frame per trigger
    - · transmit until the FIFO is not empty
    - transmit while TrigIn is asserted (always transmit full words)
    - transmit until bit special "stop" bit is set (full 32-bit transmission still supported)
  - » TrigOut produces FrameSync when external baud clock is applied to ClkIn or SyncClock when baud rate is derived internally

#### - Reception:

- » ClkOut generate baud clock for UUT transmissions.
- » ClkIn data from UUT
- » Gate FrameSync from UUT.
- FrameSync length is programmable (1 bit/N bits/Word/Frame)
- FrameSync phase relatively to SyncClock can be programmed in 15.15ns increments
- Frame length can be set between 1 and 1024 bytes.
- DataIn/DataOut can be encoded/decoded using NRZ and NRZI.
- DataIn/DataOut signal may be pre-/post- inverted.
- Data edge can be adjusted in 15.15nS increments relative to the SyncClock

# **Block Diagram**



Notes:

1. Any counter input may be internally connected to the 66 MHz internal bus clock.

2. Any counter output may be internally connected to any interboard synch bus signal.

# **Technical Specifications:**

### SYNCHRONOUS SERIAL Ports

|                              | 00 to 16 Megabaud (2 MB/sec sustained,                                                               |  |  |  |
|------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|
|                              | 300 to 16 Megabaud (2 MB/sec sustained,<br>4 MB/sec max per DNA/DNR chassis)                         |  |  |  |
| Baud Rates available U       | User selectable 0.1% accuracy or better                                                              |  |  |  |
| Data Word Length 3           | 3 - 32 bits                                                                                          |  |  |  |
| FIFO (on each channel)       | Input: 1024 word, Output: 1024 word                                                                  |  |  |  |
| FrameSync phase control Pr   | Programmable in 15.15 nS increments                                                                  |  |  |  |
| GENERAL SPECIFICATIONS       |                                                                                                      |  |  |  |
| Protection 7                 | 7 kV ESD, 350V isolation                                                                             |  |  |  |
| Input High / Low voltage RS  | RS-422/485 compatible                                                                                |  |  |  |
| Electrical Isolation 35      | 350 Vrms, chan-chan and chan-chassis                                                                 |  |  |  |
| Output High / Low voltage RS | RS-422/485 compatible                                                                                |  |  |  |
| Input/output buffer chip LT  | LTC1686 or equivalent                                                                                |  |  |  |
| Power consumption 2          | W                                                                                                    |  |  |  |
| Operating range Te           | ested -40 to +85 °C                                                                                  |  |  |  |
| Humidity range 0             | - 95%, noncondensing                                                                                 |  |  |  |
|                              | g, 10-500 Hz, sinusoidal                                                                             |  |  |  |
|                              | g (rms), 10-500 Hz, broad-band random                                                                |  |  |  |
|                              | 00 g, 3 ms half sine, 18 shocks @ 6 orientations<br>0 g, 11 ms half sine, 18 shocks @ 6 orientations |  |  |  |
| 120 00000 2 04               |                                                                                                      |  |  |  |
|                              | 50,000                                                                                               |  |  |  |
| Altitude 12                  | 20,000 FT                                                                                            |  |  |  |

### Pinout Diagram (serial interface):

Please see the preceding page for counter pinouts.

|     | CHANNEL |    |    | TX Functions |             | RX Functions |              |              |
|-----|---------|----|----|--------------|-------------|--------------|--------------|--------------|
|     | 0       | 1  | 2  | 3            | <u>TX</u>   | <u>TX+1*</u> | <u>RX</u>    | <u>RX+1*</u> |
| Pin | 4       | 9  | 13 | 18           | SER CLK IN+ | ACK IN+      | SER DATA+    | SER CLK IN+  |
| Pin | 23      | 28 | 32 | 37           | SER CLK IN- | ACK IN-      | SER DATA-    | SER CLK IN-  |
| Pin | 2       | 7  | 11 | 16           | EXT TRG IN+ | -            | FM SYNC IN+  | EXT TRG IN+  |
| Pin | 21      | 26 | 30 | 35           | EXT TRG IN- | -            | FM SYNC IN-  | EXT TRG IN-  |
| Pin | 1       | 6  | 10 | 15           | SER DATA+   | SER CLK OUT+ | SER CLK OUT+ | -            |
| Pin | 20      | 25 | 29 | 34           | SER DATA-   | SER CLK OUT- | SER CLK OUT- | -            |
| Pin | 3       | 8  | 12 | 17           | FM SYN OUT+ | -            | ACK OUT+     | -z`          |
| Pin | 22      | 27 | 31 | 36           | FM SYN OUT- | -            | ACK OUT-     | -            |

\*TX+1 and RX+1 signals shown are optional signals. If these signals are to be used, than two channels of the DNx-CT-602-804 board must be committed to each external/user serial port. The base signals of the external serial port will be connected to the DNx-CT-602-804's channel "N" and the optional signals will be connected to board's channel "N+1".

For example, if the ACK IN signal is required, two DNx-CT-602-804 channels will be required to provide all connections required. If channel 0 connections are used for the external port's SER CLK IN, TX SER DATA, etc, than the external port's ACK IN connection will be made to channel 1 pins on the DNx-CT-602-804.

### **Ordering Information**

| Product        | Description                                           |  |
|----------------|-------------------------------------------------------|--|
| DNx-CT-602-804 | Differential general purpose synchronous serial board |  |

#### **Connection Options**

| Cable       | Terminal Panel | Description                                                                                 |
|-------------|----------------|---------------------------------------------------------------------------------------------|
| DNA-CBL-37  | DNA-STP-37     | DNA-CBL-37 3 foot ribbon cable connects directly to the DNA-STP-37 Screw Terminal Panel.    |
| DNA-CBL-37S | DNA-STP-37     | DNA-CBL-37S 3 foot shielded cable connects directly to the DNA-STP-37 Screw Terminal Panel. |

### **Related Products**

| Product           | Description                                                      |
|-------------------|------------------------------------------------------------------|
| DNx-CT-602        | High Speed Differential Counter/Timer Board                      |
| DNx-CT-601        | 8-channel, 32-bit counter/timer/PWM board                        |
| Extended Warranty | Option to purchase UEI's extended 3-5 year warranty is available |